# 12 Bit Prefetch DDR3 & Speed Enhancement in DDR3 SDRAM using FIFO Synchronization Technique

Ankita Shrivastava, Sudha Nair, M.Tech Scholar Assistant Professor, Head of Department Department of Electronics and Communication Engineering, Rajiv Gandhi Proudyogiki Vishwavidyalaya RKDF IST Bhopal (RGPV), India

*Abstract* - The demand for high speed and small size memories has been increasing by the day. All device size is decreasing day-by-day in electronics industry for the best handing and carrying. Hence, these memory devices are rapidly developing to give high density and high memory bandwidths. However, with the increase in technology, complexity of instructions to control the memory devices also increases. This paper presents the technique and architecture of the DDR3 Controller which can be used to enhance the speed and discuss advantages of DDR3.

*Index Terms* - Double Data Rate(DDR), First-In First-Out (FIFO), Field Programmable Gate Array(FPGA), Finite State Machine(FSM), Input-Output(I/O), Integrated Software Environment(ISE), Static Dynamic Random Access Memory(SDRAM), Look-Up-Table(LUT), Random Access Memory(RAM).

### I. INTRODUCTION

The DDR3 SDRAM uses an 8n prefetch architecture to achieve high speed operation. In computing systems, DDR3 SDRAM or double data rate three synchronous dynamic random access memory is a technology used for high bandwidth storage of the working data of a computer or other digital electronic devices. DDR3 is part of the SDRAM family of technologies and is one of the many DRAM (dynamic random access memory) implementations.

The primary benefit of DDR3 is the ability to transfer I/O data at eight times the data rate of the memory cells it contains, thus enabling higher bus rates and higher peak rates than earlier memory technologies. However, there is no corresponding reduction in latency, which is therefore proportionally higher. In addition, the DDR3 standard allows for chip capacities of 512 megabits to 8 gigabits, effectively enabling a maximum memory module size of 16 gigabytes. However, going with the present trend of increasing memory requirements, we need RAM which is faster, better and has more capacity. In view of this, we have decided to design DDR4 SDRAM controller. The associated interface techniques used by DDR3 SDRAM is not directly compatible with any earlier type of random access memory (RAM) due to different signalling voltages, timings, and other factors. With two transfers per cycle of a quadrupled clock, a 64-bit wide DDR3 module may achieve a transfer rate of up to 64 times the memory clock speed in megabytes per second (MB/s). In addition, the DDR3 standard permits chip capacities of up to 8 gigabits. The primary benefit of DDR3 SDRAM over its immediate predecessor, DDR2 SDRAM, is its ability to transfer data at twice the rate (eight times the speed of its internal memory arrays), enabling higher bandwidth or peak data rates.

#### **II. THORY**

The frequencies of DDR3 memory could be raised beyond those of DDR2 due to doubling of the data prefetch that was moved from the info storage device to the input/output buffer. While DDR2 SDRAM uses 4-bit samples, DDR3 SDRAM uses 8-bit prefetch also known as 8n-prefetch. In other words, DDR3 SDRAM technology implies doubling of the internal bus width between the actual DRAM core and the input/output buffer. As a result, the increase in the efficient data transfer rate provided by DDR3 SDRAM doesn't require faster operation of the memory core. Only external buffers start working faster. As for the core frequency of the memory chips, it appears 8 times lower than that of the external memory bus and DDR3 buffers (this frequency was 4 times lower than that of the external bus by DDR2) So, DDR3 memory can almost immediately hit higher actual frequencies than DDR2. SDRAM, without any modifications or improvements of the semiconductor manufacturing processes. However, the above described technique also has another side to it: unfortunately, it increases not only memory bandwidth, but also memory latencies. As a result, we shouldn't always expect DDR3 SDRAM to work faster than DDR2 SDRAM, even if it operates at higher frequencies than DDR2.

# **III.** METHOD

A low power and high speed DDR3 SDRAM controller taking every opportunity to decrease system latencies while maintain low power in the duration of peak read/write times. This was achieve throughout extremely dedicated hardware space explorations which enabled to optimize the speed of the controlling FSM to a large extent.

Top Module

The top module of DDR3 SDRAM Controller is show in Fig 1. It consists 3 modules, first the main controller module, second the signal module and third is the data path module. The user sends the data to be written on or read from the DDR3 SDRAM with the memory location (address). The controller module has two state machines with a refresh counter. The address and command signals required for DDR3 are generated by signal generation module and The data path module perform data latching and dispatching of the data between the DDR3 and processor.



fig.1: Block Diagram of Top Module

# **DDR3** Features Comparison

DDR3 is the next-generation, high performance solution for CPU system. it push the cover in key areas like power consumption, bandwidth and signalling speeds bring new levels of performance to notebook, desktop, and server computing. DDR3 offer a significant performance enhancement over the earlier DDR2 and DDR memory systems. One of the main DDR3 feature including enhanced signal integrity so as to have high performance not including an unnecessary burden on the system designer.Table.1 compares some difference among DDR3 and the previous two hierarchies.

| Featu    | res  | DDR1           | DDR2         | DDR3        |  |
|----------|------|----------------|--------------|-------------|--|
| Data F   | Rate | 200-400        | 400-800 Mbps | 800-1600    |  |
| 1 1      |      | Mbps           |              | Mbps        |  |
| Burst    |      | BL=2,4,8       | BL=4,8       | BL=4,8      |  |
| Lengt    | h    |                | / /          | - V         |  |
| No       | Of   | 4banks         | 512MB:4Banks | 512MB/1GB:8 |  |
| Banks    |      |                | 1GB:8Banks   | banks       |  |
| Prefetch |      | 2Bit           | 4Bit         | 8Bit        |  |
| Vdd/Vddq |      | 2.5+/-<br>0.2V | 1.8+/-0.1V   | 1.5+/0.075V |  |

Table 1 Comparison of Different DDR Features

#### DDR3 SDRAM

DDR3 provides two burst modes for each reading and writing: burst chop (BC4) and burst length eight (BL8). BC4 allows bursts of four by treating information as if half it's masked. This creates smooth transitioning if shift from DDR2 to DDR3 memory. However, burst mode BL8 is the primary burst mode. BL8 allows the most information to be transferred within the smallest amount of time; it transfers the best range of 64-bit information packets (eight) to or from consecutive addresses in memory, which means that addressing happens once for each eight information packets sent. In order to support a burst length of eight data packets, DDR3 SDRAM has an 8-bit prefetch buffer.

The frequencies of DDR3 memory could be raised on the far side those of DDR2 as a result of doubling of the information prefetch that was enraptured from the information memory device to the input/output buffer. While DDR2 SDRAM uses 4-bit samples, DDR3 SDRAM uses 8-bit prefetch also best-known as 8n-prefetch. In other words, DDR3 SDRAM technology implies doubling of the internal bus width between the particular DRAM core and therefore the input/output buffer. The main controller module has two state machines and a refresh counter. The signal generation module generates the address and command signals required for DDR3.



fig.2: Block diagram of proposed design

# **IV. SIMULATION RESULT**

In this work we designed a high speed DDR3 SDRAM. The code is written in VERILOG language. The tool which used to synthesize it and verify is Xilinx. The entire task file include all operations was set up. after that, all mode registers were initialized. in conclusion, test bench with several test cases were set to verify the estimated results. The Fig shows the RTL graphic of the top module and the controller respectively.



fig.4: Technology view of the SDRAM controller

|                                                                                         |                                                                                             | POLATIO                                              | SOLD OF AN                          | 11013                                   | HARD COLUMN                                                                                                    | A DALTER WAT |
|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------|
|                                                                                         | 00000 ++Cl #                                                                                | 1.1                                                  |                                     | Calacter Ba                             |                                                                                                                |              |
|                                                                                         | Section Composition from                                                                    | A Star                                               | Ver SLOTO                           | 10.29 0                                 | H1280 H12804                                                                                                   | #01.794 co   |
| Pir                                                                                     | (名前間)(水)(注)(注)                                                                              | B second                                             | ALL DEVENDENCE                      |                                         | and the second second                                                                                          |              |
| PPLA                                                                                    | Disk: Tarm                                                                                  | 8 / P 11 101                                         | 100                                 |                                         | 101                                                                                                            |              |
| NDRIGA                                                                                  | 1.00 2                                                                                      | a trade                                              | 41 101                              |                                         | 100                                                                                                            |              |
| 57DESI /                                                                                | dai c                                                                                       | Q                                                    | 110                                 |                                         | and a second |              |
| RFV.                                                                                    | doubat c                                                                                    | 0                                                    |                                     |                                         |                                                                                                                |              |
| CRUES N                                                                                 | a test 1                                                                                    | 10                                                   |                                     |                                         |                                                                                                                |              |
| . 9431.v                                                                                | t 🙀 MERRY <                                                                                 |                                                      |                                     |                                         |                                                                                                                |              |
| S, Shin                                                                                 | 1 g #q(75) C                                                                                | and the state                                        | 111                                 |                                         | - 101                                                                                                          |              |
| bija.                                                                                   | 1 2 44(7/) 1                                                                                | 1                                                    | 04 IF                               |                                         |                                                                                                                |              |
|                                                                                         | 2 million                                                                                   | A 1 540                                              | 42 HT                               |                                         | 00                                                                                                             |              |
|                                                                                         | - Addition                                                                                  | A 17 5 10                                            | 10 415                              |                                         | 197                                                                                                            |              |
|                                                                                         | t dendiral c                                                                                | 5 1 S PA                                             | ME SHE                              |                                         | .00                                                                                                            |              |
|                                                                                         | adia r                                                                                      |                                                      | and and an other the                | 000000                                  |                                                                                                                |              |
|                                                                                         | ) = ±(15) = 5                                                                               | 10                                                   |                                     |                                         |                                                                                                                |              |
|                                                                                         | 1 app(14) t                                                                                 |                                                      |                                     |                                         |                                                                                                                |              |
|                                                                                         | 1 AN(14) C                                                                                  |                                                      |                                     | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | fure the first to the                                                                                          |              |
|                                                                                         | 5 - 5 adding - 1                                                                            |                                                      | 100.000 BS                          |                                         |                                                                                                                |              |
|                                                                                         | 211 1                                                                                       |                                                      | annaran                             | . Pl                                    |                                                                                                                |              |
|                                                                                         | a writer                                                                                    | 1.21                                                 | 10.00                               |                                         |                                                                                                                |              |
| WFY 100000- 4 1                                                                         | 8                                                                                           | G E                                                  | Delactivity                         | 0                                       |                                                                                                                |              |
| 111                                                                                     |                                                                                             |                                                      |                                     |                                         |                                                                                                                |              |
| m M. St.d. (sepadure Ords7)<br>Allepisci A. MCBAAD: Ison<br>Allepisci Messecure Tiles I | leet2)<br>e viec found.<br>xerve Configuration Manager (<br>incole: Please refer to the Edu | ta chieck wat wifel 25% ke<br>documentation foi more | roe.<br>Histolist in De Moservas be | tween the Life and the Full             | wigos                                                                                                          |              |

fig.5: Simulation of the SDRAM controller

# V. CONCLUSION

This document projected high speed area resourceful DDR3 SDRAM, the structural design is evaluating in FPGA using Xilinx ISE mean group. In manipulative, the system using 14% of segment registers and 15% of slices LUTs. Thus, it occupies fewer regions and intense less power. These projected structures provide high speed procedure as of synchronization FSM with FIFO.

### REFERENCES

- [1.] Xin Yang, Sakir Sezer, John McCanny, Dwanyne Burns, "DDR3 Based Look-up Circuit for High Performance network Processing", IEEE 2009, pp 351-354.
- [2.] Shabana Aqueel and Kavita Khare, "Design and FPGA Implementation of DDR3SDRAM Controller for High Performance", International Journal of ComputerScience & Information Technology (IJCSIT) Vol 3, No 4, August 2011.
- [3.] DDR3 SDRAM Specification (JESD79-3A), JEDEC Standard, JEDEC Solid State Technology Association, Sept. 2007.
- [4.] "Double Data Rate (DDR3) IP Core User's Guide", Lattice Semiconductors Corporation, Dec.2010.
- [5.] High-Performance DDR3 SDRAM Interface in Virtex-5 Devices", Xilinx, XAPP867 (v1.0), Sept 24, 2007.
- [6.] www.altera.com/literature/ug/ug\_altmemphy.pdf, External DDR Memory PHY Interface Mega function User Guide (ALTMEMPHY), 23 Feb. 2009
- [7.] Micrn 1GB DDR3 SDRAM, Micron Technology Inc., 2006..
- [8.] Vikky Lakhmani, Nusrat Ali, Dr. Vijay Shankar Tripathi, "AXI Compliant DDR3 Controller", Second International Conference on Computer Modeling and Simulation, 2010, pp 391-395.
- [9.] J. Bhasker "A VHDL Primer", 3rd Edition , Pearson Education
- [10.] DDR3 Power-up, Initialization, and Reset, Technical Note, TN-41-07, Micron.
- [11.] http://www.xilinx.com
- [12.] http://www.micron.com

638